Espressif Systems /ESP32-S2 /TIMG0 /INT_ENA_TIMERS

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ENA_TIMERS

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (T0_INT_ENA)T0_INT_ENA 0 (T1_INT_ENA)T1_INT_ENA 0 (WDT_INT_ENA)WDT_INT_ENA 0 (LACT_INT_ENA)LACT_INT_ENA

Description

Interrupt enable bits

Fields

T0_INT_ENA

The interrupt enable bit for the TIMG_T0_INT interrupt.

T1_INT_ENA

The interrupt enable bit for the TIMG_T1_INT interrupt.

WDT_INT_ENA

The interrupt enable bit for the TIMG_WDT_INT interrupt.

LACT_INT_ENA

The interrupt enable bit for the TIMG_LACT_INT interrupt.

Links

() ()